| Total No. | of | Questions | : | 08] |
|-----------|----|-----------|---|-----|
|           |    |           |   |     |

[Total No. of Pages: 2

P2018 [5059] - 621

**B.E.** (E & TC) **VLSI DESIGN & TECHNOLOGY** (2012 Pattern) (Semester - I) Time:  $2\frac{1}{2}$  Hours] [Max. Marks: 70 Instructions to the candidates: Answer Q1 or Q2, Q3 or Q4, Q5 or Q6, Q7 or Q8. Neat diagrams should be drawn wherever necessary. 2) 3) Use of electronic pocket calculator is allowed. Assume suitable data, if necessary. 4) *Q1*) a) State the difference between [6] Signal and variable i) Functions and procedures [8] ii) Draw and explain the following for FPGA b) Logic cell i) ii) **CLB** iii) Programmable switch matrix iv) I/O block What is the need of clock distribution? Explain techniques of clock c) distribution. [6] OR Write VHDL code and test bench for D FLIP FLOP using function for **Q2**) a) clock event. [8] Explain with diagram SRAM and anti-fuse programming techniques b) used in FPGA? [6] What is floor planning? Explain in detail. **[6]** c)

*Q3*) a) Draw and explain CMOS transfer characteristics in detail showing all regions in the characteristics. [8] Design CMOS logic for  $Y = \overline{AB+CD+E}$ . Calculate W/L ratio for b)  $N_{MOS}$  and  $P_{MOS}$  area needed on chip. [10] **Q4**) a) Explain transmission gate. States its advantages. Implement a circuit of 2:1 multiplexer using transmission gate. Comment on the number of transistor required using transmission gates and conventional method. [10] b) Explain the following. [8] i) Velocity saturation ii) Body effect iii) Hot electron effect iv) Channel length modulation **Q5**) a) Explain common source amplifier with the help of circuit diagram. Draw AC equivalent circuit and expression for voltage gain, output resistance.[8] b) Explain device parasitic and their limitation on the performance of CMOS circuits. [8] OR Draw and explain difference amplifier using MOS transistors. **Q6**) a) [8] b) Draw and explain current sink and source circuits. [8] **Q7**) a) Explain the need of design for testability. Explain scan path testing.[8] b) Explain stuck-at-0 and stuck-at-1 faults with example. [8] OR **Q8**) Write short note on. [16] TAP controller with state diagram. a) b) Built In Self Test (BIST)

+++